99爱在线视频这里只有精品_窝窝午夜看片成人精品_日韩精品久久久毛片一区二区_亚洲一区二区久久

合肥生活安徽新聞合肥交通合肥房產生活服務合肥教育合肥招聘合肥旅游文化藝術合肥美食合肥地圖合肥社保合肥醫院企業服務合肥法律

CS 2410代做、代寫C/C++語言程序

時間:2024-03-02  來源:合肥網hfw.cc  作者:hfw.cc 我要糾錯



CS 2410 Computer Architecture
Spring 2024
Course Project
Distributed: Feb 19th, 2024
Due: 11:59pm April 22
nd, 2024
Introduction:
This is a single-person project.
You are allowed and encouraged to discuss the project with your classmates, but no sharing of
the project source code and report. Please list your discussion peers, if any, in your report
submission.
One benefit of a dynamically scheduled processor is its ability to tolerate changes in latency or
issue capability in out of order speculative processors.
The purpose of this project is to evaluate this effect of different architecture parameters on a CPU
design by simulating a modified (and simplified) version of the PowerPc 604 and 620 architectures.
We will assume a **-bit architecture that executes a subset of the RISC V ISA which consists of
the following 10 instructions: fld, fsd, add, addi, slt, fadd, fsub, fmul, fdiv, bne. See Appendix A
in the textbook for instructions’ syntax and semantics.
Your simulator should take an input file as a command line input. This input file, for example,
prog.dat, will contain a RISC V assembly language program (code segment). Each line in the input
file is a RISC V instruction from the aforementioned 10 instructions. Your simulator should read
this input file, recognize the instructions, recognize the different fields of the instructions, and
simulate their execution on the architecture described below in this handout. Your will have to
implement the functional+timing simulator.
Please read the following a-g carefully before you start constructing your simulator.
The simulated architecture is a speculative, multi-issue, out of order CPU where:
(Assuming your first instruction resides in the memory location (byte address) 0x00000hex. That
is, the address for the first instruction is 0x00000hex. PC+4 points to next instruction).
a. The fetch unit fetches up to NF=4 instructions every cycle (i.e., issue width is 4).
b. A 2-bit dynamic branch predictor (initialized to predict weakly taken(t)) with 16-entry branch
target buffer (BTB) is used. It hashes the address of a branch, L, to an entry in the BTB using bits
7-4 of L.
c. The decode unit decodes (in a separate cycle) the instructions fetched by the fetch unit and stores
the decoded instructions in an instruction queue which can hold up to NI=16 instructions.
d. Up to NW=4 instructions can be issued every clock cycle to reservation stations. The
architecture has the following functional units with the shown latencies and number of reservation
stations.
Unit Latency (cycles) for operation Reservation
stations
Instructions executing
on the unit
INT 1 (integer and logic operations) 4
add, addi,slt
Load/Store 1 for address calculation 2 load buffer +
2 store buffer
fld
fsd
FPadd 3 (pipelined FP add) 3 fadd, fsub
FPmult 4 (pipelined FP multiply) 3 fmul
FPdiv 8 (non-pipelined divide) 2 fdiv
BU 1 (condition and target evaluation) 2 bne
e. A circular reorder buffer (ROB) with NR=16 entries is used with NB=4 Common Data Busses
(CDB) connecting the WB stage and the ROB to the reservation stations and the register file. You
have to design the policy to resolve contention between the ROB and the WB stage on the CDB
busses.
f. You need to perform register renaming to eliminate the false dependences in the decode stage.
Assuming we have a total of ** physical registers (p0, p1, p2, …p31). You will need to implement
a mapping table and a free list of the physical register as we discussed in class. Also, assuming
that all of the physical registers can be used by either integer or floating point instructions.
g. A dedicated/separate ALU is used for the effective address calculation in the branch unit (BU)
and simultaneously, a special hardware is used to evaluate the branch condition. Also, a
dedicated/separate ALU is used for the effective address calculation in the load/store unit. You
will also need to implement forwarding in your simulation design.
The simulator should be parameterized so that one can experiment with different values of NF, NI,
NW, NR and NB (either through command line arguments or reading a configuration file). To
simplify the simulation, we will assume that the instruction cache line contains NF instructions
and that the entire program fits in the instruction cache (i.e., it always takes one cycle to read a
cache line). Also, the data cache (single ported) is very large so that writing or reading a word into
the data cache always takes one cycle (i.e., eliminating the cache effect in memory accesses).
Your simulation should keep statistics about the number of execution cycles, the number of times
computations has stalled because 1) the reservation stations of a given unit are occupied, 2) the
reorder buffers are full. You should also keep track of the utilization of the CDB busses. This may
help identify the bottlenecks of the architecture.
You simulation should be both functional and timing correct. For functional, we check the register
and memory contents. For timing, we check the execution cycles.
Comparative analysis:
After running the benchmarks with the parameters specified above, perform the
following analysis:
1) Study the effect of changing the issue and commit width to 2. That is setting
NW=NB=2 rather than 4.
2) Study the effect of changing the fetch/decode width. That is setting NF = 2 rather than 4.
3) Study the effect of changing the NI to 4 instead of 16.
4) Study the effect of changing the number of reorder buffer entries. That is setting NR =
4, 8, and **
You need to provide the results and analysis in your project report.
Project language:
You can ONLY choose C/C++ (highly recommended) or Python to implement your project. No
other languages.
Test benchmark
Use the following as an initial benchmark (i.e. content of the input file prog.dat).
%All the registers have the initial value of 0.
%memory content in the form of address, value.
0, 111
8, 14
16, 5
24, 10
100, 2
108, 27
116, 3
124, 8
200, 12
addi R1, R0, 24
addi R2, R0, 124
fld F2, 200(R0)
loop: fld F0, 0(R1)
fmul F0, F0, F2
fld F4, 0(R2)
fadd F0, F0, F4
fsd F0, 0(R2)
addi R1, R1, -8
addi R2, R2, -8
bne R1,$0, loop
(Note that this is just a testbench for you to verify your design. Your submission should support
ALL the instructions listed in the table and you should verify and ensure the simulation
correctness for different programs that use those nine instructions. When you submit your code,
we will use more complicated programs (with multiple branches and all instructions in the table)
to test your submission).
Project submission:
You submission will include two parts: i) code package and ii) project report
1. Code package:
a. include all the source code files with code comments.
b. have a README file 1) with the instructions to compile your source code and 2) with
a description of your command line parameters/configurations and instructions of how
to run your simulator.
2. Project report
a. A figure with detailed text to describe the module design of your code. In your report,
you also need to mark and list the key data structures used in your code.
b. The results and analysis of Comparative analysis above
c. Your discussion peers and a brief summary of your discussion if any.
Project grading:
1. We will test the timing and function of your simulator using more complicated programs
consisting of the nine RISC V instructions.
2. We will ask you later to setup a demo to test your code correctness in a **on-1 fashion.
3. We will check your code design and credits are given to code structure, module design, and
code comments.
4. We will check your report for the design details and comparative analysis.
5. Refer to syllabus for Academic Integrity violation penalties.
Note that, any violation to the course integrity and any form of cheating and copying of
codes/report from the public will be reported to the department and integrity office.
Additional Note
For those who need to access departmental linux machines for the project, here is the information
log on into the linux machinesNote that you need first connect VPN in order to use these machines.
請加QQ:99515681  郵箱:99515681@qq.com   WX:codehelp 

掃一掃在手機打開當前頁
  • 上一篇:COMP9021代做、Python程序語言代寫
  • 下一篇:代寫CSE 231、代做Python設計程序
  • 無相關信息
    合肥生活資訊

    合肥圖文信息
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    出評 開團工具
    出評 開團工具
    挖掘機濾芯提升發動機性能
    挖掘機濾芯提升發動機性能
    海信羅馬假日洗衣機亮相AWE  復古美學與現代科技完美結合
    海信羅馬假日洗衣機亮相AWE 復古美學與現代
    合肥機場巴士4號線
    合肥機場巴士4號線
    合肥機場巴士3號線
    合肥機場巴士3號線
    合肥機場巴士2號線
    合肥機場巴士2號線
    合肥機場巴士1號線
    合肥機場巴士1號線
  • 短信驗證碼 豆包 幣安下載 AI生圖 目錄網

    關于我們 | 打賞支持 | 廣告服務 | 聯系我們 | 網站地圖 | 免責聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網 版權所有
    ICP備06013414號-3 公安備 42010502001045

    99爱在线视频这里只有精品_窝窝午夜看片成人精品_日韩精品久久久毛片一区二区_亚洲一区二区久久

          9000px;">

                韩国欧美一区二区| 欧美精品精品一区| 欧美精品久久天天躁| 亚洲第一会所有码转帖| 91麻豆精品国产91久久久资源速度 | 亚洲大片精品永久免费| 欧美一区二区三区视频在线观看| 精品一区二区三区免费毛片爱| 中文乱码免费一区二区| 欧美视频一区二区| 国产原创一区二区| 亚洲与欧洲av电影| 国产肉丝袜一区二区| 欧美性高清videossexo| 国产尤物一区二区| 亚洲成av人片一区二区| 欧美精品一区二区三区四区 | 一区二区三区在线视频免费| 欧美精品视频www在线观看 | 成人性生交大片免费看视频在线| 樱花影视一区二区| 国产欧美日韩激情| 欧美一区日韩一区| 一本大道久久a久久精二百 | 成人sese在线| 免费日韩伦理电影| 亚洲精品成a人| 国产亚洲欧美日韩在线一区| 欧美三级三级三级爽爽爽| 国产精品18久久久| 免费av成人在线| 亚洲最色的网站| 国产精品美日韩| 精品国产123| 日韩午夜三级在线| 51精品秘密在线观看| 色香蕉成人二区免费| 国产精品一二三区在线| 精品中文字幕一区二区 | 亚洲第一福利视频在线| 国产精品久久久久一区二区三区 | 国产精品久久一卡二卡| 久久久91精品国产一区二区三区| 6080午夜不卡| 欧美一卡二卡三卡| 这里只有精品视频在线观看| 欧美唯美清纯偷拍| 欧美性色黄大片手机版| 91精品91久久久中77777| 99久久婷婷国产精品综合| 成人高清av在线| 99久久国产综合精品女不卡| 972aa.com艺术欧美| 成人av网站在线观看免费| 成人av中文字幕| a美女胸又www黄视频久久| 99久久国产综合精品色伊| 色婷婷综合中文久久一本| 色美美综合视频| 欧美猛男超大videosgay| 欧美日韩精品免费观看视频| 欧美日韩大陆一区二区| 欧美一区二区免费| 精品国产乱码久久久久久1区2区| 久久久久成人黄色影片| 国产精品黄色在线观看| 有坂深雪av一区二区精品| 亚洲chinese男男1069| 久久精品国产亚洲高清剧情介绍 | 5566中文字幕一区二区电影| 秋霞av亚洲一区二区三| 日韩一区二区中文字幕| 91久久精品国产91性色tv | 一区二区三区欧美视频| 一个色在线综合| 青青草国产精品亚洲专区无| 精品一区二区免费看| 成人深夜在线观看| 欧美少妇bbb| 精品sm在线观看| 亚洲色图制服诱惑 | 亚洲国产视频网站| 日本亚洲免费观看| 成人深夜在线观看| 91麻豆精品国产综合久久久久久| 久久久精品中文字幕麻豆发布| 亚洲丝袜精品丝袜在线| 琪琪一区二区三区| 99久久精品免费看国产| 欧美一区二区三区公司| 国产精品视频看| 另类小说图片综合网| 色先锋aa成人| 久久久久久亚洲综合| 一区二区三区四区精品在线视频| 激情久久五月天| 欧美区一区二区三区| 国产精品色婷婷久久58| 青椒成人免费视频| 91久久精品一区二区三区| 久久亚洲精精品中文字幕早川悠里| 综合久久久久综合| 国产精品一区在线| 欧美男生操女生| 亚洲精品国产一区二区精华液 | 91视频xxxx| 亚洲精品一区二区三区在线观看 | 日本乱码高清不卡字幕| 久久综合久色欧美综合狠狠| 亚洲一区二区在线观看视频| 丰满少妇在线播放bd日韩电影| 91精品国产免费久久综合| 亚洲免费av观看| 国产成a人亚洲精| 精品日产卡一卡二卡麻豆| 天天综合网 天天综合色| 91在线视频18| 国产日韩欧美不卡在线| 美女在线一区二区| 欧美日韩黄视频| 亚洲国产你懂的| 91九色02白丝porn| 亚洲亚洲人成综合网络| 色狠狠av一区二区三区| 亚洲人成在线播放网站岛国| 国产98色在线|日韩| 欧美韩国日本不卡| 成人涩涩免费视频| 中文字幕一区二区三区色视频| 成人午夜免费视频| 中文字幕一区二区三区在线播放| 99综合影院在线| 亚洲精品自拍动漫在线| 欧美日韩一区二区三区在线| 日韩成人免费在线| 日韩小视频在线观看专区| 精品一区二区在线看| 久久久久久一级片| 99re视频这里只有精品| 亚洲成年人网站在线观看| 欧美精品18+| 国产一二精品视频| 国产精品成人一区二区艾草 | 99久久综合狠狠综合久久| 日韩精品中文字幕一区二区三区 | 成人精品电影在线观看| 国产精品久久久久三级| 色综合婷婷久久| 日韩国产在线一| 精品国产3级a| 不卡的av电影| 夜夜精品视频一区二区| 欧美成人vps| 97se狠狠狠综合亚洲狠狠| 午夜视黄欧洲亚洲| 精品国产亚洲在线| 成人晚上爱看视频| 日韩在线一二三区| 国产精品色呦呦| 色呦呦一区二区三区| 免费看黄色91| 中文字幕欧美激情| 欧美丰满嫩嫩电影| 国产91精品一区二区麻豆网站| 亚洲韩国一区二区三区| 久久久精品人体av艺术| 欧美高清www午色夜在线视频| 国产麻豆成人传媒免费观看| 亚洲小说欧美激情另类| 国产视频一区在线播放| 欧美体内she精高潮| 国产一区二区三区四区五区入口| 亚洲欧美电影院| 国产肉丝袜一区二区| 91精品国产丝袜白色高跟鞋| 91小视频免费看| 国产不卡一区视频| 青青草国产成人av片免费| 亚洲欧美自拍偷拍| 久久男人中文字幕资源站| 制服丝袜在线91| 96av麻豆蜜桃一区二区| kk眼镜猥琐国模调教系列一区二区| 秋霞影院一区二区| 男女男精品视频网| 欧美国产日韩一二三区| 久色婷婷小香蕉久久| 色狠狠桃花综合| 成人少妇影院yyyy| 国产乱色国产精品免费视频| 免费精品视频在线| 一区二区三区四区视频精品免费| 国产亚洲精久久久久久| 精品成人一区二区三区| 欧美大尺度电影在线| 91精品国产入口| 欧美一级高清片| 日韩一区二区麻豆国产| 777亚洲妇女| 欧美一区二区私人影院日本|