99爱在线视频这里只有精品_窝窝午夜看片成人精品_日韩精品久久久毛片一区二区_亚洲一区二区久久

合肥生活安徽新聞合肥交通合肥房產(chǎn)生活服務(wù)合肥教育合肥招聘合肥旅游文化藝術(shù)合肥美食合肥地圖合肥社保合肥醫(yī)院企業(yè)服務(wù)合肥法律

CS 6290: High-Performance Computer Architecture

時間:2024-05-03  來源:合肥網(wǎng)hfw.cc  作者:hfw.cc 我要糾錯


CS 62**: High-Performance Computer Architecture

Project 1

 

This project is intended to help you understand branch prediction and performance of out-of-order processors. You will again need the “CS62** Project VM” virtual machine, the same one we used for Project 0. Just like for Project 0, you will put your answers in the red-ish boxes in this Word document, and then submit it in Canvas (the submitted file name should now be PRJ1.docx).

In each answer box, you must first provide your answer to the actual question (e.g. a number). You can then use square brackets to provide any explanations that the question is not asking for but that you feel might help us grade your answer. E.g. answer 9.7102 may be entered as 9.7102 [Because 9.71+0.0002 is 9.7102]. For questions that are asking “why” and/or “explain”, the correct answer is one that concisely states the cause for what the question is describing, and also states what evidence you have for that. Guesswork, even when entirely correct, will only yield up to 50% of the points on such questions.

Additional files to upload are specified in each part of this document. Do not archive (zip, rar, or anything else) the files when you submit them – each file should be uploaded separately, with the file name specified in this assignment. You will lose up to 20 points for not following the file submission and CS 62**: High-Performance Computer Architecturenaming guidelines, and if any files are missing you will lose all the points for answers that are in any way related to a missing file (yes, this means an automatic zero score if the PRJ1.docx file is missing). Furthermore, if it is not VERY clear which submitted file matches which requested file, 代 寫CS 62**: High-Performance Computer Architecturewe will treat the submission as missing that file. The same is true if you submit multiple files that appear to match the same requested file (e.g. several files with the same name). In short, if there is any ambiguity about which submitted file(s) should be used for grading, the grading will be done as if those ambiguous files were not submitted at all.

Most numerical answers should have at least two decimals of precision. Speedups should be computed to at least 4 decimals of precision, using the number of cycles, not the IPC (the IPC reported by report.pl is rounded to only two decimals). You lose points if you round to fewer decimals than required, or if you truncate digits instead of correctly rounding (e.g. a speedup of 3.141592 rounded to four decimals is 3.1416, not 3.1415).

As explained in the course rules, this is an individual project: no collaboration with other students or anyone else is allowed.

Part 1 [20 points]: Configuration of the Branch[ Note that in this project “branch” is used to refer to all instructions that affect control flow, which includes branch instructions, but also jumps, function calls, etc. Also, “branch prediction” refers to the overall prediction of the address of the next instruction, not just the prediction of direction (taken or not taken).] Predictor

The hardware of the simulated machine is described in the configuration file. In this project we will be using the cmp4-noc.conf configuration file again, but this time we will modify this file so this is a good time to make a copy so we can restore the original configuration when we need it.

The processors (cores) are specified in the “cpucore” parameter near the beginning of the file. In this case, the file specifies that the machine has 4 identical cores numbered 0 through 3 (the procsPerNode parameter is 4), and that each core is described in section [issueX]. Going to section [issueX], we see that a core has a lot of parameters, among which we see that the clock frequency is set at 1GHz, that this is an out-of-order core (inorder set to false) which fetches, issues, and retires up to 2 instructions per cycle (the “issue” parameter is set to two earlier in the file). The core has a branch predictor described in the [BPredIssueX] section, fetches instructions from a structure called “IL1” described in the [IMemory] section (this is specified by the instrSource parameter, and reads/writes data from a structure called “DL1” described in the [DMemory] section. In this part of this project, we will be modifying the branch predictor, so let’s take a closer look at the [BPRedIssueX] section. It says that the type of the predictor is “Hybrid” (which does not tell us much), and then specifies the parameters for this predictor.

The “Hybrid” predictor is actually a tournament predictor. You now need to look at its source code (which is in BPred.h and BPRed.cpp files in the ~/sesc/src/libcore/ directory) and determine which of the parameters in the configuration file controls which aspect of the predictor. Hint: the “Hybrid” predictor is implemented in the BPHybrid class, so its constructor and predict method will tell you most of what you need to find out.

A)The meta-predictor in this hybrid predictor is a table that has                  entries and each entry is a                 –bit counter. This meta-predictor decides, based on the PC address (i.e. the address from which we fetched the branch/jump instruction), whether to make the prediction using a simple (no history) array of counters, or to use a (is it local or global?)                    history predictor. The simpler (non-history) predictor uses                  -bit counters, and has                   of them (this number is specified using a parameter label                 in the BPredIssueX section of the configuration file). The history-based predictor has                    bits of history, which are combined with the PC address to index into an array that has

                entries (this number of entries is specified in the configuration file using parameter label                ), and each entry is a                -bit counter.

Part 2 [30 points]: Changing the Branch Predictor

Now we will compare some branch predictors. The LU benchmark we used in Project 0 does not really stress the branch predictor, so we will use the raytrace benchmark: 

cd ~/sesc/apps/Splash2/raytrace

make

Now it is time to do some simulations:

A)Simulate the execution of this benchmark using the unmodified

cmp4-noc configuration (with the “Hybrid” predictor). The following should all be a single command line, which has a space before -ort.out. As before, the dashes in this command line should be the minus character but a copy-paste might result in something else that looks similar but is not a minus character, so be careful is you are copy-pasting.

~/sesc/sesc.opt -f HyA -c ~/sesc/confs/cmp4-noc.conf -ort.out -ert.err raytrace.mipseb -m128 Input/reduced.env

Then we will modify the configuration file, so make a copy of it if you did not do this already. Then change the configuration to model an oracle (perfect) direction predictor by changing the “type” of the predictor from “Hybrid” to “Oracle”, then and re-run the simulation (change the -f parameter to -f OrA so the simulation results are written to a different file). Note that overall branch prediction accuracy is not perfect in this case – only the direction predictor is perfect, but the target address predictor is a (non-oracle) BTB! After that, configure the processor to use a simple predict-not-taken predictor (type=”NotTaken”) and run the simulation again (now using -f NTA). Submit the three simulation report files (sesc_raytrace.mipseb.HyA, sesc_raytrace.mipseb.OrA, and sesc_raytrace.mipseb.NTA) in Canvas along with the other files for this project.

B)In the table below, for each simulation fill in the overall accuracy (number under BPred in the output of report.pl), the number of cycles, and the speedup relative to the configuration that uses the Hybrid predictor.

BPred Accuracy Cycles Speedup vs. Hybrid

NotTaken                             %                             C                             X

Hybrid                             %                             C                             X

Oracle                             %                             C                             X

C)Now change the processor’s renameDelay parameter (in the issuesX section of the configuration file) from 1 to 7. This makes the processor’s pipeline 6 stages longer. Repeat the three simulations, submit the simulation report files (sesc_raytrace.mipseb.HyC, sesc_raytrace.mipseb.OrC, and sesc_raytrace.mipseb.NTC) in Canvas along with the other files for this project.

 

 

D)In the table below, fill in the number of cycles with each type of predictor from Part A (simulations with the default pipeline depth) and from Part C (when the pipeline is 6 stages deeper), then compute the speedup of shortening the pipeline for each type of predictor, assuming that the clock cycle time stays the same (so the speedup can be computed using the number of cycles instead of execution time).

 

Cycles w/ renameDelay=1 Cycles w/ renameDelay=7 Speedup of changing renameDelay

from 7 to 1

NotTaken                             C                             C                             X

Hybrid                             C                             C                             X

Oracle                             C                             C                             X

E)The results in Part D) lead us to conclude that better branch prediction becomes (fill in either “more” or “less”)                  important when the processor’s pipeline depth increases. Now explain why the importance of branch prediction changes that way with pipeline depth:

 

 

 

 

 

 

F)From simulation results you have collected up to this point, there are at least two good ways to estimate how many cycles are wasted when we have a branch misprediction in the processor that has the default pipeline depth, i.e. what the branch misprediction penalty (in cycles) was for simulations in Part A). Enter your best estimate here                 and then explain how you got it:

 

 

 

 

 

 

 

 

 

 

Part 3 [50 points]: Which branches tend to be mispredicted?

In this part of the project we again use the cmp4-noc configuration. You should change it back to its original content, i.e. what it had before we modified it for Part 2. We will continue to use the Raytrace benchmark with the same parameters as in Part 2.

Our goal in this part of the project is to determine for each instruction in the program how many times the direction predictor (Hybrid or NotTaken) correctly predicts and how many times it mispredicts that branch/jump. The number of times the static branch/jump instruction was completed can be computed as the sum of two (correct and incorrect predictions) values for that static branch/jump instruction. You should change the simulator’s code to count correct and incorrect predictions for each static branch/jump instruction separately, and to (at the end of the simulation) print out the numbers you need to answer the following questions. The printing out should be in the order in which the numbers are requested below, and your code should not be changing the simulation report in any way. Then you should, of course, run the simulation and get the simulation results with the Hybrid and also with the NT predictor.

G)In both simulations, the number of static branch/jump instructions that are completed at least once but fewer than 20 times (i.e. between 1 and 19 completions) is                , the number of static branch/jump instructions with 20 to 199 completions is                 , the number of static branch/jump instructions with 200 and 1999 completions is                 , and the number of static branch/jump instructions with 2000+ completions is                 .

H)The accuracy for the direction predictor, computed separately for the four groups of static branch/jump instructions (**19, 20-199, 200-1999, and 2000+ completions), is a follows:

Hybrid Accuracy NT Accuracy


I)We cannot run the raytrace benchmark with a much larger input because the simulation time would become excessive. But if we did, concisely state what would happen to the overall direction predictor accuracy of the Hybrid predictor and of the NT predictor, and then explain why the predictor accuracy should change in the way you stated.

 

J)Submit the BPred.h and BPred.cpp files that you have modified to produce the numbers you needed for Part 3 of this project. If you have modified any other source code in the simulator, create an OtherCode.zip file that includes these files and submit it, too. Also submit the output of the simulator for the two runs (as rt.out.Hybrid and rt.out.NT) Note that there is no need to submit the simulation report files (these should be the same as those from Part A).

請加QQ:99515681  郵箱:99515681@qq.com   WX:codinghelp

















 

掃一掃在手機打開當前頁
  • 上一篇:菲律賓人來華旅游簽證延簽 延期申請流程
  • 下一篇:COMP2006代做、代寫GUI Framework
  • 無相關(guān)信息
    合肥生活資訊

    合肥圖文信息
    急尋熱仿真分析?代做熱仿真服務(wù)+熱設(shè)計優(yōu)化
    急尋熱仿真分析?代做熱仿真服務(wù)+熱設(shè)計優(yōu)化
    出評 開團工具
    出評 開團工具
    挖掘機濾芯提升發(fā)動機性能
    挖掘機濾芯提升發(fā)動機性能
    海信羅馬假日洗衣機亮相AWE  復古美學與現(xiàn)代科技完美結(jié)合
    海信羅馬假日洗衣機亮相AWE 復古美學與現(xiàn)代
    合肥機場巴士4號線
    合肥機場巴士4號線
    合肥機場巴士3號線
    合肥機場巴士3號線
    合肥機場巴士2號線
    合肥機場巴士2號線
    合肥機場巴士1號線
    合肥機場巴士1號線
  • 短信驗證碼 豆包 幣安下載 AI生圖 目錄網(wǎng)

    關(guān)于我們 | 打賞支持 | 廣告服務(wù) | 聯(lián)系我們 | 網(wǎng)站地圖 | 免責聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網(wǎng) 版權(quán)所有
    ICP備06013414號-3 公安備 42010502001045

    99爱在线视频这里只有精品_窝窝午夜看片成人精品_日韩精品久久久毛片一区二区_亚洲一区二区久久

          9000px;">

                精品久久免费看| 亚洲免费av观看| 欧美va天堂va视频va在线| 欧美成人三级在线| 国产亚洲精品超碰| 亚洲精品videosex极品| 久久99精品视频| 色先锋aa成人| 日韩免费看的电影| 伊人性伊人情综合网| 国内精品在线播放| 欧美久久久一区| 亚洲精品国产精品乱码不99| 久久国产免费看| 色综合婷婷久久| 久久综合九色综合97婷婷女人| 亚洲男人的天堂一区二区| 精品无人码麻豆乱码1区2区| 色综合网站在线| 国产精品久久99| 国产精品综合av一区二区国产馆| 精品视频在线视频| 亚洲免费观看在线观看| 韩国精品免费视频| 日韩欧美国产三级| 国产精品色呦呦| 国产主播一区二区三区| 日韩三级伦理片妻子的秘密按摩| 一区二区三区四区精品在线视频| 国产精品自产自拍| 欧美性受xxxx| 亚洲欧美韩国综合色| 成人福利视频网站| 久久蜜桃一区二区| 免费人成网站在线观看欧美高清| 日本乱人伦aⅴ精品| 国产精品免费观看视频| 蜜臀av性久久久久av蜜臀妖精| 91在线你懂得| 国产精品视频麻豆| 国产91精品一区二区麻豆网站| 日韩欧美一二三| 亚洲成人黄色小说| 欧美日韩成人在线| 午夜成人免费电影| 91精品久久久久久久久99蜜臂| 悠悠色在线精品| www.欧美日韩| 国产日韩精品一区二区三区在线| 香港成人在线视频| 欧美亚洲丝袜传媒另类| 亚洲美女在线国产| 欧美色图在线观看| 亚洲不卡av一区二区三区| 欧美三级电影网| 亚洲午夜在线视频| 欧美日韩性生活| 麻豆91在线播放免费| 欧美一卡2卡三卡4卡5免费| 亚洲第四色夜色| 69av一区二区三区| 国产在线国偷精品免费看| 国产欧美综合色| 国产在线精品一区在线观看麻豆| 久久精品一区二区三区不卡| 国产成人精品亚洲777人妖| 中文在线免费一区三区高中清不卡| 豆国产96在线|亚洲| 亚洲男帅同性gay1069| 在线免费一区三区| 日韩国产一区二| 69av一区二区三区| 国内成人精品2018免费看| 国产精品久久久久久久裸模| 色94色欧美sute亚洲13| 看电视剧不卡顿的网站| 国产精品乱人伦中文| av欧美精品.com| 一区二区三区免费网站| 日韩欧美综合一区| a美女胸又www黄视频久久| 亚洲欧美日韩人成在线播放| 欧美午夜影院一区| 国产91对白在线观看九色| 午夜精品aaa| 日韩欧美一区二区视频| 成人性生交大片免费看视频在线| 中文天堂在线一区| 欧美视频自拍偷拍| 成人精品视频一区二区三区| 亚洲一区二区在线免费观看视频| 日韩一区二区三区视频| av在线免费不卡| 日韩成人午夜电影| 国产日韩av一区二区| 这里只有精品99re| 成人aaaa免费全部观看| 青草av.久久免费一区| 亚洲免费观看在线观看| 国产日产亚洲精品系列| 欧美精品在线观看播放| 成人黄色软件下载| 国产精品资源在线| 一区二区激情小说| 日韩午夜小视频| 欧美视频一区二区在线观看| 丁香激情综合五月| 精品一区二区三区在线播放视频| 亚洲国产另类av| 亚洲欧洲av在线| 精品不卡在线视频| 色乱码一区二区三区88| 丰满岳乱妇一区二区三区| 精品在线播放免费| 天天综合色天天| 亚洲丝袜精品丝袜在线| 中文字幕精品综合| 国产欧美日韩中文久久| 精品国产成人在线影院| 日韩欧美色电影| 欧美日韩精品二区第二页| 国产美女精品在线| 久久99精品久久只有精品| 日本一道高清亚洲日美韩| 亚洲成人久久影院| 石原莉奈在线亚洲二区| 天天影视网天天综合色在线播放| 亚洲成人综合网站| 五月天亚洲婷婷| 亚洲成人av在线电影| 亚洲综合久久久久| 午夜精品福利一区二区蜜股av| 亚洲成人激情自拍| 日韩va欧美va亚洲va久久| 日本aⅴ亚洲精品中文乱码| 日韩中文字幕av电影| 日韩精彩视频在线观看| 蜜臀av一区二区在线观看 | 国产另类ts人妖一区二区| 美女一区二区三区| 久久精品免费观看| 韩国av一区二区| 国产成人在线观看| 本田岬高潮一区二区三区| 色综合 综合色| 欧美日韩日日骚| 日韩免费一区二区| 国产欧美一区二区精品秋霞影院 | 色94色欧美sute亚洲线路一久 | 日本久久一区二区| 欧美日韩久久久| 在线不卡的av| 精品成人佐山爱一区二区| 亚洲国产精品精华液2区45| 亚洲欧洲制服丝袜| 青青草原综合久久大伊人精品| 极品销魂美女一区二区三区| 成人小视频在线| 欧美在线观看一区二区| 日韩你懂的在线观看| 中文字幕佐山爱一区二区免费| 香蕉影视欧美成人| 国产sm精品调教视频网站| 91精品福利视频| 精品国产一区二区三区不卡 | 欧美日韩免费电影| 久久你懂得1024| 亚洲图片激情小说| 三级不卡在线观看| 国产v综合v亚洲欧| 欧美日韩三级视频| 日本一区二区三区国色天香| 亚洲男人电影天堂| 国产一区二区电影| 欧美日韩国产中文| 国产网站一区二区三区| 一区二区三区中文在线观看| 美日韩一区二区| 91网上在线视频| 精品久久久久久久久久久院品网| **欧美大码日韩| 精品一区二区三区香蕉蜜桃| 91在线视频观看| 欧美tk—视频vk| 亚洲一区二区三区美女| 精品无码三级在线观看视频| 成人avav影音| 久久久久久久精| 日韩在线一区二区| 99这里只有精品| 精品成人佐山爱一区二区| 亚洲va欧美va人人爽| 91丨porny丨最新| 国产日韩精品一区二区三区| 亚洲成人激情综合网| 99久久久久久| 国产肉丝袜一区二区| 日本美女视频一区二区| 欧美三级电影在线观看| 一区二区三区在线视频观看58|