99爱在线视频这里只有精品_窝窝午夜看片成人精品_日韩精品久久久毛片一区二区_亚洲一区二区久久

合肥生活安徽新聞合肥交通合肥房產生活服務合肥教育合肥招聘合肥旅游文化藝術合肥美食合肥地圖合肥社保合肥醫院企業服務合肥法律

EBU6335代寫、Java,c/c++程序語言代做

時間:2024-03-02  來源:合肥網hfw.cc  作者:hfw.cc 我要糾錯



EBU6335 2022/23
Question 1
a) Describe entry in the context of digital system design. Also explain how VHDL is used in the entry
process.
[5 marks]
b) The following is an incomplete VHDL model the so-called Or-And-Invert (OAI) gate (Boolean function Y = (A + B) · C), possibly with some syntax errors.
[8 marks]
entity OAI21 is
port (
A B C: in std_logic
Y: out std_logic
)
end
architecture is
Y = ~(A + B * C)
end architecture
i) Copy, correct and complete the VHDL code.
(5 marks)
ii) Suggest the output of the gate if inputs are A = 0, B = C = 1.
(3 marks)
c) In a signed binary addition S = A + B, it is known that A > 0 and B < 0.
[10 marks]
i) Explain whether there will be a carry in such an addition or not.
(3 marks)
ii) How is signed number represented?
(2 marks)
iii) Suppose the following full adder block FA is given as a component, write the VHDL architecture (no
need to provide the entity) for a 48-bit binary subtractor that takes A and B and gives S. You can
ignore carry in and out for your answer.
entity FA is
port (X, Y, Cin : in std_logic;
S, Cout : out std_logic);
end FA;
(5 marks)
Page 2 of 8
EBU6335 2022/23
Question 2
a) Explain briefly how a D flip-flop can be constructed using D latch(es).
[4 marks]
b) Figure 1 shows a sequential block constructed by a 2-to-1 multiplexer (MUX) and a positive-edge
trigged D flip-flop. This can be used to build a shift register.
[11 marks]
Figure 1: Sequential Block built by a MUX and a Flip-flop
i) If it is given that inverter has an area of 2 units and any 2-input logic gate has an area of 3 units,
estimate the area of the block.
(3 marks)
ii) Design and construct a 4-bit left shift register (i.e. towards MSB) using the block in Figure 1:
input(s): shift in bit X, shift control Shif t (active-high)
output(s): counter outputs Y = (MSB)Y3Y2Y1Y0(LSB)
Illustrate your design using a diagram (with proper annotations)
(5 marks)
iii) Is your design in ii) synchronous? Explain why.
(3 marks)
c) You are asked to design an add-2 synchronous counter that counts in 0, 2, 4,... numerically.
[8 marks]
i) Discuss a general strategy to design a synchronous counter
(4 marks)
ii) Write the VHDL architecture for the required add-2 synchronous counter with an asynchronous reset,
based on the following entity.
Your answer should use NO components.
entity SyncCountBy2 is
port (RST: in std_logic; -- asynchronous reset
CLK: in std_logic; -- clock signal
Q: out std_logic_vector(7 downto 0));
end SyncCountBy2;
(4 marks)
Page 3 of 8
EBU6335 2022/23
Question 3
a) A mealy finite state machine is used to automate a vending machine. The machine dispenses a bottle
of water after ≥ (greater than or equal to) 1 Yuan (=10 Jiao) is deposited. There is a single slot
through which to insert Yuan and Jiao. One cannot insert Yuan and Jiao at the same time. One
cannot insert any other coins or notes. The machine does not issue change. Figure 2 shows the state
transition diagram for the system.
[10 marks]
Figure 2: State transition diagram for a vending machine which dispenses bottles of water
i) State one difference between a synchronous state machine and an asynchronous state machine?
(1 marks)
ii) How many flip-flops in minimum are required to implement this state machine?
(1 marks)
iii) Part of the VHDL code used to implement the state machine is given below. Complete the code.
(8 marks)
entity mealy is
Port ( clk, rst : in STD_LOGIC;
1_Yuan, 5_Jiao : in STD_LOGIC;
dispense_water : out STD_LOGIC);
end mealy;
architecture Behavioral of mealy is
type state is (st0, st1);
signal present_state , next_state: state;
begin
syncronous_process: process (clk)
begin
if rising_edge(clk) then
if (rst = '1') then
present_state <= st0;
else
present_state <= next_state;
end if;
end if;
end process;
next_state_and_output_decoder: process(present_state , din)
begin
dispense_water <= '0';
next_state <= present_state;
case (present_state) is
-- your answers begin here
Page 4 of 8
EBU6335 2022/23
-- ...
-- ...
end case;
end process;
end Behavioral;
b) Consider the incomplete first-in first-out (FIFO) buffer shown in Figure 3. The 4-bit up counter is included to generate full and empty control signals. Prepare the VHDL architecture without any component
for the part circled in red.
[7 marks]
Figure 3: Block diagram for a First-in first-out buffer
c) Consider the DRAM cell, shown in Figure 4.
Figure 4: DRAM cell
The following sequence of events occurs. Explain whether this will lead to a ‘1’ being stored in the
cell. If not please explain what changes/additions are required and why.
[3 marks]
Step 1: The row input is set to 5V to represent the ‘1’ that will be written to the cell.
Step 2: Next the transistor must be turned on by setting the row input to 5V.
Step 3: The voltage on the capacitor will then increase until it reaches 5V.
Step 4: The transistor must remain turned on in order to trap the stored charge.
Page 5 of 8
EBU6335 2022/23
d) Figure 5 shows a number of tristate logic gates connected to a common bus line. Copy the diagram
and add the missing inputs and outputs to the points labelled A, B, C on the diagram.
[3 marks]
Figure 5: Tristate logic circuit
Page 6 of 8
EBU6335 2022/23
Question 4
a) The following algorithm is used to compare two 5-bit binary numbers and count the number of
corresponding bits that differ between them.
[13 marks]
i=0
Number_of_Bits = 5
while (i < Number_of_Bits) {
i=i+1
if (Binary_Number_1(i) =/ Binary_Number_2(i)){
j=j+1
}
}
output = j;
You are given a datapath as shown in Figure 6. The control signals are circled with their respective
bit positions in the control word, e.g. LD for R0 is bit 1 of the control word. RX.0 denotes the bit 0
(LSB) of the value stored in register RX and the shifter shifts value exactly 1 bit to the left (towards
LSB).
Figure 6: A Datapath with 5 registers
i) Based on the datapath shown in Figure 6, express the algorithm in RTL/RTN. You should generate
a done signal when the algorithm finishes.
(7 marks)
ii) Derive the control words (13; 12; ... ; 1; 0) for your algorithm.
(6 marks)
b) Consider the following number 5.37510. Express this number using a 10-bit binary number having
same number of bits for the integer and fractional parts.
[4 marks]
c) We wish to form the following product: 710 ×310. Let M = 710 and Q = 310. Use Booth’s Algorithm
to calculate the result. Show all workings.
[6 marks]
Page 7 of 8
EBU6335 2022/23
Question 5
ASCII code is a character encoding using exactly eight bits. In digital communications for ASCII code,
a start bit S (1→ 0) and a stop bit P (0→ 1) are attached to the beginning and the end of the character bit
stream respectively. For example, character A is encoded and transmitted as S01000001P.
You are now required to build a digital system for communications for 8-bit ASCII code.
Based on your design experience from the course project, discuss your approach in (i) designing an asynchronous ASCII code transmitter and receiver, and (ii) modelling and implementing the system.
[8 marks]
While your answer can be expressed in various formats (e.g. text, flow chart, block diagram) in your own
choice, that should cover BOTH aspects of the system, as explained above.
請加QQ:99515681  郵箱:99515681@qq.com   WX:codehelp 

掃一掃在手機打開當前頁
  • 上一篇:代寫股票指標 代編股票公式
  • 下一篇:COMP9021代做、Python程序語言代寫
  • 無相關信息
    合肥生活資訊

    合肥圖文信息
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    出評 開團工具
    出評 開團工具
    挖掘機濾芯提升發動機性能
    挖掘機濾芯提升發動機性能
    海信羅馬假日洗衣機亮相AWE  復古美學與現代科技完美結合
    海信羅馬假日洗衣機亮相AWE 復古美學與現代
    合肥機場巴士4號線
    合肥機場巴士4號線
    合肥機場巴士3號線
    合肥機場巴士3號線
    合肥機場巴士2號線
    合肥機場巴士2號線
    合肥機場巴士1號線
    合肥機場巴士1號線
  • 短信驗證碼 豆包 幣安下載 AI生圖 目錄網

    關于我們 | 打賞支持 | 廣告服務 | 聯系我們 | 網站地圖 | 免責聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網 版權所有
    ICP備06013414號-3 公安備 42010502001045

    99爱在线视频这里只有精品_窝窝午夜看片成人精品_日韩精品久久久毛片一区二区_亚洲一区二区久久

          9000px;">

                在线一区二区三区做爰视频网站| 精品久久五月天| 日韩免费观看高清完整版| 五月天国产精品| 欧美va日韩va| 成人动漫一区二区三区| 一区二区久久久久| 日韩欧美卡一卡二| 成人av网在线| 日韩黄色免费电影| 久久精品一区二区三区四区| 91视频com| 久久99精品久久久| 国产精品美日韩| 欧美日本国产一区| 国内精品写真在线观看| 亚洲精品亚洲人成人网在线播放| 欧美在线观看一区| 国产综合色精品一区二区三区| 国产精品久久久一本精品| 欧美视频一区二区三区在线观看| 老司机免费视频一区二区三区| 国产女人aaa级久久久级| 欧美日韩综合在线免费观看| 国产精品综合二区| 午夜精品久久久久久久久久| 国产色产综合产在线视频| 欧美肥妇free| 日本精品视频一区二区三区| 国产大陆a不卡| 免费不卡在线视频| 亚洲一二三级电影| 亚洲欧美一区二区视频| 久久蜜臀精品av| 日韩欧美国产三级| 欧美日韩午夜精品| 成人av网址在线| 国产成人鲁色资源国产91色综| 日韩国产精品大片| 亚洲.国产.中文慕字在线| 亚洲丝袜制服诱惑| 综合在线观看色| 国产人久久人人人人爽| 精品国产免费一区二区三区四区 | 一本高清dvd不卡在线观看| 精品中文字幕一区二区小辣椒| 亚洲777理论| 日韩精品欧美精品| 日韩经典一区二区| 热久久一区二区| 午夜精品久久久久久久99樱桃| 一区二区三区在线视频观看| 亚洲同性同志一二三专区| 最好看的中文字幕久久| 亚洲欧洲综合另类在线| 一区二区视频免费在线观看| 亚洲视频一区在线观看| 亚洲永久免费视频| 亚洲第一主播视频| 蜜臀av一区二区在线观看| 蜜芽一区二区三区| 国产一区二区不卡在线| 成人综合激情网| 99国产精品视频免费观看| 在线免费视频一区二区| 欧美日韩三级一区| 精品国产1区2区3区| 国产日韩一级二级三级| 综合久久久久久久| 亚洲第一激情av| 国产在线精品视频| 91麻豆成人久久精品二区三区| 在线观看三级视频欧美| 欧美成人精精品一区二区频| 亚洲国产精品av| 亚洲电影你懂得| 国产精品 日产精品 欧美精品| 91一区二区三区在线观看| 欧美精品xxxxbbbb| 中文字幕高清一区| 日韩在线卡一卡二| 成人综合婷婷国产精品久久蜜臀 | 美女尤物国产一区| 成人美女在线观看| 91精品国产福利在线观看| 欧美国产日韩精品免费观看| 亚洲一级片在线观看| 国产精品短视频| 日韩毛片视频在线看| 亚洲国产成人av网| 国产精品一区二区在线观看网站| 亚洲欧洲www| 天堂一区二区在线| 国产成人夜色高潮福利影视| 色噜噜久久综合| 欧美一区二视频| 日韩免费视频一区二区| 中文字幕在线观看不卡视频| 日韩精品亚洲一区二区三区免费| 懂色av中文字幕一区二区三区| 欧美三级韩国三级日本一级| 久久一区二区三区四区| 午夜精品久久久久久久| 97久久精品人人爽人人爽蜜臀| 精品日韩99亚洲| 午夜不卡av免费| 欧美在线制服丝袜| 日韩一区欧美小说| 粉嫩aⅴ一区二区三区四区五区| 日韩欧美一级精品久久| 亚洲午夜在线观看视频在线| 成人福利在线看| 久久免费的精品国产v∧| 日本视频一区二区| 在线播放91灌醉迷j高跟美女| 亚洲柠檬福利资源导航| 成人视屏免费看| 久久久精品免费免费| 国产一区日韩二区欧美三区| 7777精品伊人久久久大香线蕉经典版下载 | 成人av综合在线| 久久精品一二三| 国内精品在线播放| 久久久亚洲精品一区二区三区| 免费成人在线网站| 欧美一区二区免费观在线| 久久精品国产免费| 精品国产不卡一区二区三区| 久久不见久久见免费视频7| 欧美一区二区三区人| 奇米777欧美一区二区| 日韩免费高清视频| 狠狠色狠狠色综合| 久久―日本道色综合久久| 国产综合色精品一区二区三区| 久久综合色婷婷| 波多野结衣欧美| 亚洲一区视频在线| 91麻豆精品国产| 国产成都精品91一区二区三| 国产免费观看久久| 91小视频在线| 亚洲第一激情av| 欧美第一区第二区| 国产黑丝在线一区二区三区| 国产精品理论在线观看| 99re热这里只有精品免费视频| 亚洲一区二区三区四区五区黄 | 色播五月激情综合网| 亚洲va韩国va欧美va| 欧美大白屁股肥臀xxxxxx| 经典三级在线一区| 亚洲欧洲精品一区二区精品久久久| 在线日韩一区二区| 日韩国产欧美在线播放| 久久久亚洲综合| 欧美在线一区二区| 国产精品一区免费在线观看| 亚洲综合色噜噜狠狠| 欧美不卡一区二区三区四区| av激情成人网| 日韩专区在线视频| 日本一区二区三区免费乱视频| 欧美最猛黑人xxxxx猛交| 亚洲va中文字幕| 久久久久久夜精品精品免费| 91麻豆.com| 另类成人小视频在线| 国产精品久久久久久久久久免费看 | 成人av第一页| 五月综合激情婷婷六月色窝| 国产精品麻豆欧美日韩ww| 在线成人午夜影院| 成人白浆超碰人人人人| 日韩主播视频在线| 国产精品久久久久久户外露出 | 蜜臀av一区二区| 一区av在线播放| 国产精品网友自拍| 亚洲精品一区二区精华| 在线不卡免费av| 欧美三级电影在线看| 成人小视频免费在线观看| 久久99精品久久久久久| 亚洲成人动漫在线免费观看| 亚洲三级在线看| 国产精品高潮呻吟久久| 久久久亚洲精华液精华液精华液| 91精品国产欧美一区二区18| 欧美影院一区二区| 99久久精品国产麻豆演员表| 国产精品18久久久久久久久| 看片的网站亚洲| 九一九一国产精品| 麻豆freexxxx性91精品| 免费看日韩a级影片| 免费xxxx性欧美18vr| 婷婷久久综合九色国产成人| 亚洲综合一区二区精品导航| 亚洲人成电影网站色mp4|