合肥生活安徽新聞合肥交通合肥房產(chǎn)生活服務(wù)合肥教育合肥招聘合肥旅游文化藝術(shù)合肥美食合肥地圖合肥社保合肥醫(yī)院企業(yè)服務(wù)合肥法律

        EBU6335代寫、Java,c/c++程序語言代做

        時(shí)間:2024-03-02  來源:合肥網(wǎng)hfw.cc  作者:hfw.cc 我要糾錯(cuò)



        EBU6335 2022/23
        Question 1
        a) Describe entry in the context of digital system design. Also explain how VHDL is used in the entry
        process.
        [5 marks]
        b) The following is an incomplete VHDL model the so-called Or-And-Invert (OAI) gate (Boolean function Y = (A + B) · C), possibly with some syntax errors.
        [8 marks]
        entity OAI21 is
        port (
        A B C: in std_logic
        Y: out std_logic
        )
        end
        architecture is
        Y = ~(A + B * C)
        end architecture
        i) Copy, correct and complete the VHDL code.
        (5 marks)
        ii) Suggest the output of the gate if inputs are A = 0, B = C = 1.
        (3 marks)
        c) In a signed binary addition S = A + B, it is known that A > 0 and B < 0.
        [10 marks]
        i) Explain whether there will be a carry in such an addition or not.
        (3 marks)
        ii) How is signed number represented?
        (2 marks)
        iii) Suppose the following full adder block FA is given as a component, write the VHDL architecture (no
        need to provide the entity) for a 48-bit binary subtractor that takes A and B and gives S. You can
        ignore carry in and out for your answer.
        entity FA is
        port (X, Y, Cin : in std_logic;
        S, Cout : out std_logic);
        end FA;
        (5 marks)
        Page 2 of 8
        EBU6335 2022/23
        Question 2
        a) Explain briefly how a D flip-flop can be constructed using D latch(es).
        [4 marks]
        b) Figure 1 shows a sequential block constructed by a 2-to-1 multiplexer (MUX) and a positive-edge
        trigged D flip-flop. This can be used to build a shift register.
        [11 marks]
        Figure 1: Sequential Block built by a MUX and a Flip-flop
        i) If it is given that inverter has an area of 2 units and any 2-input logic gate has an area of 3 units,
        estimate the area of the block.
        (3 marks)
        ii) Design and construct a 4-bit left shift register (i.e. towards MSB) using the block in Figure 1:
        input(s): shift in bit X, shift control Shif t (active-high)
        output(s): counter outputs Y = (MSB)Y3Y2Y1Y0(LSB)
        Illustrate your design using a diagram (with proper annotations)
        (5 marks)
        iii) Is your design in ii) synchronous? Explain why.
        (3 marks)
        c) You are asked to design an add-2 synchronous counter that counts in 0, 2, 4,... numerically.
        [8 marks]
        i) Discuss a general strategy to design a synchronous counter
        (4 marks)
        ii) Write the VHDL architecture for the required add-2 synchronous counter with an asynchronous reset,
        based on the following entity.
        Your answer should use NO components.
        entity SyncCountBy2 is
        port (RST: in std_logic; -- asynchronous reset
        CLK: in std_logic; -- clock signal
        Q: out std_logic_vector(7 downto 0));
        end SyncCountBy2;
        (4 marks)
        Page 3 of 8
        EBU6335 2022/23
        Question 3
        a) A mealy finite state machine is used to automate a vending machine. The machine dispenses a bottle
        of water after ≥ (greater than or equal to) 1 Yuan (=10 Jiao) is deposited. There is a single slot
        through which to insert Yuan and Jiao. One cannot insert Yuan and Jiao at the same time. One
        cannot insert any other coins or notes. The machine does not issue change. Figure 2 shows the state
        transition diagram for the system.
        [10 marks]
        Figure 2: State transition diagram for a vending machine which dispenses bottles of water
        i) State one difference between a synchronous state machine and an asynchronous state machine?
        (1 marks)
        ii) How many flip-flops in minimum are required to implement this state machine?
        (1 marks)
        iii) Part of the VHDL code used to implement the state machine is given below. Complete the code.
        (8 marks)
        entity mealy is
        Port ( clk, rst : in STD_LOGIC;
        1_Yuan, 5_Jiao : in STD_LOGIC;
        dispense_water : out STD_LOGIC);
        end mealy;
        architecture Behavioral of mealy is
        type state is (st0, st1);
        signal present_state , next_state: state;
        begin
        syncronous_process: process (clk)
        begin
        if rising_edge(clk) then
        if (rst = '1') then
        present_state <= st0;
        else
        present_state <= next_state;
        end if;
        end if;
        end process;
        next_state_and_output_decoder: process(present_state , din)
        begin
        dispense_water <= '0';
        next_state <= present_state;
        case (present_state) is
        -- your answers begin here
        Page 4 of 8
        EBU6335 2022/23
        -- ...
        -- ...
        end case;
        end process;
        end Behavioral;
        b) Consider the incomplete first-in first-out (FIFO) buffer shown in Figure 3. The 4-bit up counter is included to generate full and empty control signals. Prepare the VHDL architecture without any component
        for the part circled in red.
        [7 marks]
        Figure 3: Block diagram for a First-in first-out buffer
        c) Consider the DRAM cell, shown in Figure 4.
        Figure 4: DRAM cell
        The following sequence of events occurs. Explain whether this will lead to a ‘1’ being stored in the
        cell. If not please explain what changes/additions are required and why.
        [3 marks]
        Step 1: The row input is set to 5V to represent the ‘1’ that will be written to the cell.
        Step 2: Next the transistor must be turned on by setting the row input to 5V.
        Step 3: The voltage on the capacitor will then increase until it reaches 5V.
        Step 4: The transistor must remain turned on in order to trap the stored charge.
        Page 5 of 8
        EBU6335 2022/23
        d) Figure 5 shows a number of tristate logic gates connected to a common bus line. Copy the diagram
        and add the missing inputs and outputs to the points labelled A, B, C on the diagram.
        [3 marks]
        Figure 5: Tristate logic circuit
        Page 6 of 8
        EBU6335 2022/23
        Question 4
        a) The following algorithm is used to compare two 5-bit binary numbers and count the number of
        corresponding bits that differ between them.
        [13 marks]
        i=0
        Number_of_Bits = 5
        while (i < Number_of_Bits) {
        i=i+1
        if (Binary_Number_1(i) =/ Binary_Number_2(i)){
        j=j+1
        }
        }
        output = j;
        You are given a datapath as shown in Figure 6. The control signals are circled with their respective
        bit positions in the control word, e.g. LD for R0 is bit 1 of the control word. RX.0 denotes the bit 0
        (LSB) of the value stored in register RX and the shifter shifts value exactly 1 bit to the left (towards
        LSB).
        Figure 6: A Datapath with 5 registers
        i) Based on the datapath shown in Figure 6, express the algorithm in RTL/RTN. You should generate
        a done signal when the algorithm finishes.
        (7 marks)
        ii) Derive the control words (13; 12; ... ; 1; 0) for your algorithm.
        (6 marks)
        b) Consider the following number 5.37510. Express this number using a 10-bit binary number having
        same number of bits for the integer and fractional parts.
        [4 marks]
        c) We wish to form the following product: 710 ×310. Let M = 710 and Q = 310. Use Booth’s Algorithm
        to calculate the result. Show all workings.
        [6 marks]
        Page 7 of 8
        EBU6335 2022/23
        Question 5
        ASCII code is a character encoding using exactly eight bits. In digital communications for ASCII code,
        a start bit S (1→ 0) and a stop bit P (0→ 1) are attached to the beginning and the end of the character bit
        stream respectively. For example, character A is encoded and transmitted as S01000001P.
        You are now required to build a digital system for communications for 8-bit ASCII code.
        Based on your design experience from the course project, discuss your approach in (i) designing an asynchronous ASCII code transmitter and receiver, and (ii) modelling and implementing the system.
        [8 marks]
        While your answer can be expressed in various formats (e.g. text, flow chart, block diagram) in your own
        choice, that should cover BOTH aspects of the system, as explained above.
        請(qǐng)加QQ:99515681  郵箱:99515681@qq.com   WX:codehelp 

        掃一掃在手機(jī)打開當(dāng)前頁
      1. 上一篇:代寫股票指標(biāo) 代編股票公式
      2. 下一篇:COMP9021代做、Python程序語言代寫
      3. 無相關(guān)信息
        合肥生活資訊

        合肥圖文信息
        急尋熱仿真分析?代做熱仿真服務(wù)+熱設(shè)計(jì)優(yōu)化
        急尋熱仿真分析?代做熱仿真服務(wù)+熱設(shè)計(jì)優(yōu)化
        出評(píng) 開團(tuán)工具
        出評(píng) 開團(tuán)工具
        挖掘機(jī)濾芯提升發(fā)動(dòng)機(jī)性能
        挖掘機(jī)濾芯提升發(fā)動(dòng)機(jī)性能
        海信羅馬假日洗衣機(jī)亮相AWE  復(fù)古美學(xué)與現(xiàn)代科技完美結(jié)合
        海信羅馬假日洗衣機(jī)亮相AWE 復(fù)古美學(xué)與現(xiàn)代
        合肥機(jī)場巴士4號(hào)線
        合肥機(jī)場巴士4號(hào)線
        合肥機(jī)場巴士3號(hào)線
        合肥機(jī)場巴士3號(hào)線
        合肥機(jī)場巴士2號(hào)線
        合肥機(jī)場巴士2號(hào)線
        合肥機(jī)場巴士1號(hào)線
        合肥機(jī)場巴士1號(hào)線
      4. 短信驗(yàn)證碼 酒店vi設(shè)計(jì) deepseek 幣安下載 AI生圖 AI寫作 aippt AI生成PPT 阿里商辦

        關(guān)于我們 | 打賞支持 | 廣告服務(wù) | 聯(lián)系我們 | 網(wǎng)站地圖 | 免責(zé)聲明 | 幫助中心 | 友情鏈接 |

        Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網(wǎng) 版權(quán)所有
        ICP備06013414號(hào)-3 公安備 42010502001045

        主站蜘蛛池模板: 日本精品一区二区三区四区| 成人精品一区二区不卡视频| 国产vr一区二区在线观看| 人妻天天爽夜夜爽一区二区| 国产人妖视频一区二区破除 | 韩日午夜在线资源一区二区| 国产精品 视频一区 二区三区| 日韩一区二区三区四区不卡| 中文字幕Av一区乱码| 视频一区在线播放| 久久国产精品一区免费下载| 亚洲一区日韩高清中文字幕亚洲| 日韩最新视频一区二区三| 无码少妇精品一区二区免费动态| AV怡红院一区二区三区| 精品国产亚洲一区二区三区在线观看 | 日本欧洲视频一区| 精品免费久久久久国产一区| 视频一区视频二区在线观看| 综合一区自拍亚洲综合图区| 国产对白精品刺激一区二区| 精品国产一区二区三区不卡| 国产视频一区二区在线播放| 精品一区二区在线观看| 国产一区二区三区免费| 精品一区二区三区四区| 午夜福利一区二区三区在线观看 | 亚州日本乱码一区二区三区| 成人精品一区二区三区中文字幕| 一区二区在线视频观看| 亚洲一区无码精品色| 亚洲一区精品无码| 久久se精品动漫一区二区三区| 久久er99热精品一区二区| 蜜桃无码一区二区三区| 无码一区二区三区爆白浆| 日本精品一区二区在线播放| 国产麻豆媒一区一区二区三区| 国产av一区二区精品久久凹凸 | 国模吧一区二区三区| 亚洲国产精品综合一区在线|