99爱在线视频这里只有精品_窝窝午夜看片成人精品_日韩精品久久久毛片一区二区_亚洲一区二区久久

合肥生活安徽新聞合肥交通合肥房產生活服務合肥教育合肥招聘合肥旅游文化藝術合肥美食合肥地圖合肥社保合肥醫院企業服務合肥法律

CSC3050代做、Java/Python編程代寫
CSC3050代做、Java/Python編程代寫

時間:2025-03-22  來源:合肥網hfw.cc  作者:hfw.cc 我要糾錯



CSC3050 Project 3: RISC-V Simulator
1 Background
Efficient execution of instructions in a RISC-V pipeline relies on avoiding data hazards, where an instruction
depends on the result of a previous instruction that has not yet completed. Data hazards can cause stalls,
reducing the efficiency of the processor. To mitigate these hazards, instruction reordering and specialized fused
operations like fmadd (fused multiply-add) can be utilized.
This assignment has two parts:
• Implementing the fmadd Instruction In this part, you will implement the fused multiply-add (fmadd)
instruction, which performs a multiplication followed by an addition in a single step. This reduces
the number of instructions executed and can eliminate certain data hazards, leading to more efficient
computation.
• Reordering Instructions to Avoid Data Hazards You will be given a sequence of RISC-V instruc tions (add/mul) that suffer from data hazards. Your task will be to rearrange them while maintaining
correctness. This exercise will help you understand the importance of instruction scheduling in hazard
mitigation and performance optimization.
By completing this assignment, you will gain some basic hands-on experience with hazard avoidance
strategies in RISC-V, while learning how fmadd can be used to optimize multiplication-addition sequences and
how instruction reordering can improve pipeline execution efficiency.
2 RISC-V GNU Toolchain
RISC-V GNU Toolchain is already in your Docker, so you do not need to download it from the official link.
But we highly suggest that you open the official link and read the README.
To set up the RISC-V development environment, you need to compile and install the RISC-V GNU toolchain.
This toolchain supports the RISC-V 32I instruction set with M extension (integer multiplication and division),
based on the RISC-V Specification 2.2. Follow these steps to configure and compile the toolchain:
Create a build directory, configure the toolchain, and compile it with the following commands:
mkdir build; cd build
../configure --with-arch=rv32im --enable-multilib --prefix=/path/to/riscv32i
make -j$(nproc)
3 A Simple RISC-V64I Simulator
We use a modified version of Hao He‘s simulator. You can find the modified repository:
1
It is a simple RISC-V Emulator suppprting user mode RV64I instruction set, from PKU Computer Architecture
Labs, Spring 2019.
3.1 Compile
mkdir build
cd build
cmake ..
make
3.2 Usage
./Simulator riscv-elf-file-name [-v] [-s] [-d] [-b strategy]
3.3 Parameters
• -v for verbose output, can redirect output to file for further analysis.
• -s for single step execution, often used in combination with -v.
• -d for creating memory and register history dump in dump.txt.
• -b for branch prediction strategy (default BTFNT), accepted parameters are AT, NT, BTFNT, and BPB.
– AT: Always Taken
– NT: Always Not Taken
– BTFNT: Back Taken Forward Not Taken
– BPB: Branch Prediction Buffer (2-bit history information)
4 Part I: RISC-V32I Simulator
The first task in this assignment is to change the RISC-V64I simulator to be RISC-V32I simulator. This is an
easy job, but we suggest that you carefully read the code and know the logical structure of the simulator.
You can re-compile the sample test cases to test your RISC-V32I simulator. Take quicksort as an example:
riscv32-unknown-elf-gcc -march=rv32i \
test/quicksort.c test/lib.c -o riscv-elf/quicksort.riscv
You can change -march=rv32i to -march=rv32imf for the remain part of the assignment.
5 Part I: Fused Instructions
The fused instruction is part of the RISC-V ISA’s F (single-precision floating-point) and D (double-precision
floating-point) extensions. These extensions provide support for floating-point arithmetic operations. In this
project, you only need to implement the integer version.
2
Take fmadd.s instruction as an example.
This instruction performs a fused multiply-add operation for floating-point numbers, which means it computes
the product of two floating-point numbers and then adds a third floating-point number to the result, all in a
single instruction. Obviously, this operation is beneficial for both performance and precision, as it reduces the
number of rounding errors compared to performing the multiplication and addition separately.
In this assignment, you are required to implement the fused instruction for integer type. We used the same
format as the standard RISCV R4 instruction. We used the reserved custom opcode 0x0B as our opcode.
Inst Name funct2 funct3 Description
fmadd.i Fused Mul-Add 0x0 0x0 rd = rs1 * rs2 + rs3
fmadd.u Unsigned Fused Mul-Add 0x1 0x0 rd = rs1 * rs2 + rs3
fmsub.i Fused Mul-Sub 0x2 0x0 rd = rs1 * rs2 - rs3
fmsub.u Unsigned Fused Mul-Sub 0x3 0x0 rd = rs1 * rs2 - rs3
fmnadd.i Fused Neg Mul-Add 0x0 0x1 rd = -rs1 * rs2 + rs3
fnmsub.i Fused Neg Mul-Sub 0x1 0x1 rd = -rs1 * rs2 - rs3
5.1 R4 Instruction
R4 instructions, as in Figure 1, involve four registers (rs1, rs2, rs3, rd), which is different from those you are
familiar with. To use standard R4 format, you need to add F-extension when compiling. In other words you
should use -march=rv32if but NOT change the compiling commands of RISC-V GNU Toolchain. (Again,
we are not using floating-points.)
Figure 1: R4 format
5.2 Cycle counts
The fused instruction needs more cycles to process, so we define that our fused instruction needs 3 more
cycles to execute. Specifically, the number of cycles required to complete this instruction is +3 compared to
standard instructions. The mul instruction also incurs an additional 3 cycles, making fmadd more efficient in
terms of cycle count.
Suppose add instruction takes 5 cycles to complete, then we have:
add(1) + mul(3) = 4 > fmadd(3)
5.3 Other Important Information
We also provide some basic test cases for reference. Please refer to the README and /test-fused under
the root of the project.
Also, you can try to compare the number of cycles between fused instructions and basic mul and add instruc tions.
3
6 Part I: Disable Data Forwarding
Add an option -x to disable data forwarding.
You can modify the logical of parsing arguments in the method parseParmeters in MainCache.cpp.
7 Part II: Introduction
In this part of the assignment, you will analyze a given sequence of RISC-V instructions that suffer from data
hazards. (With forwarding turned off) Your task is to rearrange these instructions while maintaining correct ness, ensuring that the processor pipeline executes efficiently. Then, you should be able to further optimize it
by substituting add/mul operations with fmadd operations. By strategically reordering instructions, you will
learn how to reduce stalls, improve instruction throughput, and optimize execution flow in a pipelined RISC-V
architecture.
8 Part II: Rearrange
In the part2.s file, you will find a RISC-V program that contains several data hazards affecting pipeline
efficiency. Your task is to rearrange the instructions to minimize stalls while ensuring the program produces
the same output as the original. You should start by reviewing and running part2.s in the simulator to
understand its functionality and identify potential improvements. Your optimized version should preserve
correctness while reducing the number of stalled cycles. Grading will be based on both correctness and
execution efficiency (fewer cycles due to reduced hazards). Name your result with part2 p2.s
9 Part II: Using fmadd.i
After optimizing part2.s, you may identify opportunities to replace certain instruction sequences with the more
efficient fmadd.i instruction (based on either part2.s or part2 p2.s). The final optimized file, part2 p3.s,
should produce the same output as both part2.s and part2 p2.s while improving execution efficiency. Since
fmadd.i combines multiplication and addition into a single operation, the total cycle count should be further
reduced. Grading will be based on both correctness and execution efficiency. Name your optimized file
part2 p3.s before submission.
10 Grading Criteria
The maximum score you can get for this lab is 100 points, and it is composed by the following components:
• Part 1 correctness of implementation 55 pts
• Part 2 correctness of part2 p2.s 20 pts
• Part 2 efficiency of part2 p2.s 20 pts
• A short report about anything you have learn in this project 5 pts
• Part 2 correctness of part2 p3.s Extra Credit 1 pts
• Part 2 efficiency of part2 p3.s Extra Credit 1 pts
4
11 Submission
You should make sure your code compiles and runs. Then, it should be compressed into a .zip file and
submitted to BlackBoard. Any necessary instructions to compile and run your code should also be doc umented and included. Finally, you are also required to include a report containing the results of your test
case execution.


請加QQ:99515681  郵箱:99515681@qq.com   WX:codinghelp

掃一掃在手機打開當前頁
  • 上一篇:46-886 Machine Learning Fundamentals
  • 下一篇:代寫MATH3030、代做c/c++,Java程序
  • 無相關信息
    合肥生活資訊

    合肥圖文信息
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    出評 開團工具
    出評 開團工具
    挖掘機濾芯提升發動機性能
    挖掘機濾芯提升發動機性能
    海信羅馬假日洗衣機亮相AWE  復古美學與現代科技完美結合
    海信羅馬假日洗衣機亮相AWE 復古美學與現代
    合肥機場巴士4號線
    合肥機場巴士4號線
    合肥機場巴士3號線
    合肥機場巴士3號線
    合肥機場巴士2號線
    合肥機場巴士2號線
    合肥機場巴士1號線
    合肥機場巴士1號線
  • 短信驗證碼 豆包 幣安下載 AI生圖 目錄網

    關于我們 | 打賞支持 | 廣告服務 | 聯系我們 | 網站地圖 | 免責聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網 版權所有
    ICP備06013414號-3 公安備 42010502001045

    99爱在线视频这里只有精品_窝窝午夜看片成人精品_日韩精品久久久毛片一区二区_亚洲一区二区久久

          9000px;">

                久久精品视频在线看| 麻豆精品蜜桃视频网站| 欧美日韩国产天堂| 久久免费视频色| 欧美绝品在线观看成人午夜影视| 一区二区三区日韩欧美精品| 欧美日韩国产一级二级| 亚洲女同女同女同女同女同69| 激情综合色丁香一区二区| 69精品人人人人| 亚洲成人av一区| 日韩一区二区免费高清| 欧洲另类一二三四区| 亚洲成av人**亚洲成av**| 国产一区二区三区四区五区入口 | 精品国产成人在线影院| 精品999在线播放| 欧美videos大乳护士334| 国产精品久久久久久久蜜臀| 成人手机在线视频| 国产精品久久久久aaaa| 高清不卡一二三区| 91国产视频在线观看| 亚洲gay无套男同| 麻豆精品一区二区av白丝在线| 日韩欧美高清dvd碟片| 国产一区视频在线看| 久久精品人人做人人综合| 日韩一区二区三区精品视频| 波多野结衣的一区二区三区| 国产成人h网站| 国产成人av网站| 欧美中文字幕一区二区三区| 欧美日韩一区二区在线观看视频| 日本高清成人免费播放| 一区免费观看视频| 欧美日韩精品一区二区天天拍小说 | 欧美日韩国产a| 亚洲成人av一区二区三区| 亚洲一区在线观看视频| 日本强好片久久久久久aaa| 精品国产91久久久久久久妲己| 中日韩av电影| 欧美色爱综合网| 国产在线乱码一区二区三区| 尤物在线观看一区| 久久久精品国产免大香伊| 91成人网在线| 国产成人av一区二区三区在线观看| 国产精品麻豆欧美日韩ww| 91精品国产综合久久久久久久久久| 黑人精品欧美一区二区蜜桃| 亚洲一区二区三区小说| 国产精品美女久久久久高潮| 91精品国产福利在线观看| 日本高清不卡aⅴ免费网站| 国产精品亚洲一区二区三区妖精| 精品久久一区二区| 91超碰这里只有精品国产| 色老汉av一区二区三区| 精品亚洲欧美一区| 国产不卡免费视频| 东方欧美亚洲色图在线| 国产成人精品亚洲日本在线桃色| 国产精品 日产精品 欧美精品| 蜜臀av性久久久久av蜜臀妖精| 亚洲一区二区在线免费观看视频| 国产女人aaa级久久久级 | 亚洲高清中文字幕| 一区二区三区四区不卡视频| 亚洲国产精品精华液网站| 美腿丝袜亚洲色图| 高清久久久久久| zzijzzij亚洲日本少妇熟睡| 日本高清不卡视频| 欧美精品黑人性xxxx| 激情伊人五月天久久综合| 韩国av一区二区| 欧美三级电影一区| 美女免费视频一区二区| 欧美夫妻性生活| 国产一区二区三区四| 一区二区免费看| 久久久久久免费| 在线观看国产91| 国产激情91久久精品导航 | 欧美日韩国产a| 国产99久久久久| 久久国产精品72免费观看| 一区二区欧美在线观看| 国产精品国产三级国产aⅴ中文 | 欧美日韩在线免费视频| 成人国产精品免费观看| 久久精品免费观看| 麻豆精品久久久| 日韩黄色一级片| 日韩电影一区二区三区| 亚洲一二三四区| 一区二区免费看| 亚洲欧洲av另类| 亚洲视频中文字幕| 国产精品丝袜一区| 亚洲人成网站在线| 亚洲一区二区av在线| 男人操女人的视频在线观看欧美| 午夜伊人狠狠久久| 蜜桃av噜噜一区| 久久精品国产77777蜜臀| 久久成人免费网| 国产在线日韩欧美| 成人动漫视频在线| 欧美一a一片一级一片| 欧美另类一区二区三区| 久久午夜免费电影| 国产精品免费av| 亚洲444eee在线观看| 不卡欧美aaaaa| 久久久亚洲国产美女国产盗摄 | 国产麻豆成人精品| 欧美福利一区二区| 亚洲va韩国va欧美va精品| 9色porny自拍视频一区二区| 精品美女被调教视频大全网站| 一区二区三区美女视频| 色婷婷综合久久久久中文一区二区 | 欧美亚洲综合网| 亚洲精品免费一二三区| 在线影院国内精品| 亚洲人午夜精品天堂一二香蕉| 国产精品自拍三区| 国产午夜一区二区三区| 国产精品资源在线观看| 国产精品理论在线观看| 波多野结衣中文字幕一区二区三区| 久久精品一区二区三区av| 国产精品18久久久久| 亚洲天堂久久久久久久| 欧美性受xxxx黑人xyx性爽| 亚洲国产va精品久久久不卡综合| 欧美高清dvd| 国产大陆精品国产| 一区二区三区鲁丝不卡| 欧美人妖巨大在线| 国产一区二区在线视频| 亚洲欧美日韩久久| 日韩欧美国产小视频| 成人黄动漫网站免费app| 一区二区三区.www| 久久久亚洲国产美女国产盗摄 | 裸体歌舞表演一区二区| 亚洲三级免费观看| 精品久久久久久久久久久久久久久久久 | 国产精品欧美经典| 日韩视频在线你懂得| 91美女精品福利| 国产成人a级片| 韩国成人在线视频| 麻豆视频一区二区| 亚洲超碰精品一区二区| 国产精品激情偷乱一区二区∴| 日韩一区和二区| 欧美精品aⅴ在线视频| 91久久精品一区二区三区| 成人一区二区三区视频 | 日韩电影免费在线看| 性做久久久久久免费观看| 亚洲美女免费在线| 亚洲精品国产第一综合99久久| 国产精品理论在线观看| 亚洲欧洲性图库| 亚洲福中文字幕伊人影院| 日本中文一区二区三区| 久久99国内精品| 成人性色生活片| 91国在线观看| av电影在线观看完整版一区二区| 成人精品免费网站| 欧美性生活影院| 日韩三级在线观看| 中文字幕日韩一区二区| 一区二区在线观看不卡| 亚洲午夜在线电影| 成人国产精品免费| 这里只有精品电影| 中文子幕无线码一区tr| 天天色天天操综合| 99久久精品久久久久久清纯| 色综合天天综合网天天狠天天| 欧美亚洲国产怡红院影院| 中文字幕va一区二区三区| 国产欧美一区二区精品秋霞影院| 成人免费视频在线观看| 精品一区二区在线视频| 777xxx欧美| 亚洲女与黑人做爰| 粉嫩av一区二区三区| 精品理论电影在线观看| 日日骚欧美日韩| 欧美亚洲国产一区二区三区 | 亚洲成人在线网站|